Contiki 2.5
Main Page
Related Pages
Modules
Data Structures
Files
Examples
File List
Globals
cpu
msp430
spix.c
1
/*
2
* Copyright (c) 2006, Swedish Institute of Computer Science
3
* All rights reserved.
4
*
5
* Redistribution and use in source and binary forms, with or without
6
* modification, are permitted provided that the following conditions
7
* are met:
8
* 1. Redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer.
10
* 2. Redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution.
13
* 3. Neither the name of the Institute nor the names of its contributors
14
* may be used to endorse or promote products derived from this software
15
* without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE INSTITUTE AND CONTRIBUTORS ``AS IS'' AND
18
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20
* ARE DISCLAIMED. IN NO EVENT SHALL THE INSTITUTE OR CONTRIBUTORS BE LIABLE
21
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27
* SUCH DAMAGE.
28
*
29
* @(#)$Id: spix.c,v 1.1 2010/08/24 16:23:20 joxe Exp $
30
*/
31
32
#include "contiki.h"
33
/*
34
* This is SPI initialization code for the MSP430X architecture.
35
*
36
*/
37
unsigned
char
spi_busy = 0;
38
39
/*
40
* Initialize SPI bus.
41
*/
42
void
43
spi_init(
void
)
44
{
45
//static unsigned char spi_inited = 0;
46
47
//if (spi_inited)
48
//return;
49
50
// Initalize ports for communication with SPI units.
51
52
UCB0CTL1 |= UCSWRST;
//reset usci
53
UCB0CTL1 |= UCSSEL_2;
//smclk while usci is reset
54
UCB0CTL0 = ( UCMSB | UCMST | UCSYNC | UCCKPL);
// MSB-first 8-bit, Master, Synchronous, 3 pin SPI master, no ste, watch-out for clock-phase UCCKPH
55
56
UCB0BR1 = 0x00;
57
UCB0BR0 = 0x02;
58
59
// UCB0MCTL = 0; // Dont need modulation control.
60
61
P3SEL |= BV(SCK) | BV(MOSI) | BV(MISO);
// Select Peripheral functionality
62
P3DIR |= BV(SCK) | BV(MISO);
// Configure as outputs(SIMO,CLK).
63
64
//ME1 |= USPIE0; // Module enable ME1 --> U0ME? xxx/bg
65
66
// Clear pending interrupts before enable!!!
67
IFG2 &= ~UCB0RXIFG;
68
IFG2 &= ~UCB0TXIFG;
69
UCB0CTL1 &= ~UCSWRST;
// Remove RESET before enabling interrupts
70
//Enable UCB0 Interrupts
71
//IE2 |= UCB0TXIE; // Enable USCI_B0 TX Interrupts
72
//IE2 |= UCB0RXIE; // Enable USCI_B0 RX Interrupts
73
}
74
75
Generated on Fri Aug 30 2013 12:34:09 for Contiki 2.5 by
1.8.3.1