Go to the documentation of this file.
39 #ifndef __PLATFORM_CONF_H__
40 #define __PLATFORM_CONF_H__
48 #define PLATFORM_HAS_LEDS 1
50 #ifdef __IAR_SYSTEMS_ICC__
51 #include <intrinsics.h>
53 #define dint() __disable_interrupt()
54 #define eint() __enable_interrupt()
55 #define __MSP430F2617__ 1
57 #define CC_CONF_INLINE
58 #define BV(x) (1 << x)
60 #define CC_CONF_INLINE inline
66 #define F_CPU 8000000uL // 8MHz by default
70 #define CLOCK_CONF_SECOND 128UL
72 #define BAUD2UBR(baud) ((F_CPU/baud))
78 #define MSP430_MEMCPY_WORKAROUND 1
79 #include "msp430def.h"
84 typedef unsigned long clock_time_t;
85 typedef unsigned long off_t;
88 #define NETSTACK_CONF_RADIO cc2420_driver
96 #define LEDS_PxDIR P5DIR
97 #define LEDS_PxOUT P5OUT
98 #define LEDS_CONF_RED 0x10
99 #define LEDS_CONF_GREEN 0x40
100 #define LEDS_CONF_YELLOW 0x20
103 #define DCOSYNCH_CONF_ENABLED 0
104 #define DCOSYNCH_CONF_PERIOD 30
106 #define ROM_ERASE_UNIT_SIZE 512
107 #define XMEM_ERASE_UNIT_SIZE (64*1024L)
110 #define CFS_CONF_OFFSET_TYPE long
113 #define NODE_ID_XMEM_OFFSET (0 * XMEM_ERASE_UNIT_SIZE)
116 #define EEPROMFS_ADDR_CODEPROP (1 * XMEM_ERASE_UNIT_SIZE)
118 #define CFS_XMEM_CONF_OFFSET (2 * XMEM_ERASE_UNIT_SIZE)
119 #define CFS_XMEM_CONF_SIZE (1 * XMEM_ERASE_UNIT_SIZE)
121 #define CFS_RAM_CONF_SIZE 4096
128 #define SPI_TXBUF UCB0TXBUF
129 #define SPI_RXBUF UCB0RXBUF
132 #define SPI_WAITFOREOTx() while ((UCB0STAT & UCBUSY) != 0)
134 #define SPI_WAITFOREORx() while ((IFG2 & UCB0RXIFG) == 0)
136 #define SPI_WAITFORTxREADY() while ((IFG2 & UCB0TXIFG) == 0)
151 #define SPI_FLASH_ENABLE() ( P4OUT &= ~BV(FLASH_CS) )
152 #define SPI_FLASH_DISABLE() ( P4OUT |= BV(FLASH_CS) )
154 #define SPI_FLASH_HOLD() ( P5OUT &= ~BV(FLASH_HOLD) )
155 #define SPI_FLASH_UNHOLD() ( P5OUT |= BV(FLASH_HOLD) )
162 #define CC2420_CONF_SYMBOL_LOOP_COUNT 1302
165 #define CC2420_FIFOP_PORT(type) P1##type
166 #define CC2420_FIFOP_PIN 2
168 #define CC2420_FIFO_PORT(type) P1##type
169 #define CC2420_FIFO_PIN 3
171 #define CC2420_CCA_PORT(type) P1##type
172 #define CC2420_CCA_PIN 4
174 #define CC2420_SFD_PORT(type) P4##type
175 #define CC2420_SFD_PIN 1
177 #define CC2420_CSN_PORT(type) P3##type
178 #define CC2420_CSN_PIN 0
180 #define CC2420_VREG_PORT(type) P4##type
181 #define CC2420_VREG_PIN 5
183 #define CC2420_RESET_PORT(type) P4##type
184 #define CC2420_RESET_PIN 6
187 #define CC2420_IRQ_VECTOR PORT1_VECTOR
190 #define CC2420_FIFOP_IS_1 (!!(CC2420_FIFOP_PORT(IN) & BV(CC2420_FIFOP_PIN)))
191 #define CC2420_FIFO_IS_1 (!!(CC2420_FIFO_PORT(IN) & BV(CC2420_FIFO_PIN)))
192 #define CC2420_CCA_IS_1 (!!(CC2420_CCA_PORT(IN) & BV(CC2420_CCA_PIN)))
193 #define CC2420_SFD_IS_1 (!!(CC2420_SFD_PORT(IN) & BV(CC2420_SFD_PIN)))
196 #define SET_RESET_INACTIVE() (CC2420_RESET_PORT(OUT) |= BV(CC2420_RESET_PIN))
197 #define SET_RESET_ACTIVE() (CC2420_RESET_PORT(OUT) &= ~BV(CC2420_RESET_PIN))
200 #define SET_VREG_ACTIVE() (CC2420_VREG_PORT(OUT) |= BV(CC2420_VREG_PIN))
201 #define SET_VREG_INACTIVE() (CC2420_VREG_PORT(OUT) &= ~BV(CC2420_VREG_PIN))
204 #define CC2420_FIFOP_INT_INIT() do { \
205 CC2420_FIFOP_PORT(IES) &= ~BV(CC2420_FIFOP_PIN); \
206 CC2420_CLEAR_FIFOP_INT(); \
210 #define CC2420_ENABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) |= BV(CC2420_FIFOP_PIN);} while(0)
211 #define CC2420_DISABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) &= ~BV(CC2420_FIFOP_PIN);} while(0)
212 #define CC2420_CLEAR_FIFOP_INT() do {CC2420_FIFOP_PORT(IFG) &= ~BV(CC2420_FIFOP_PIN);} while(0)
220 #define CC2420_SPI_ENABLE() (CC2420_CSN_PORT(OUT) &= ~BV(CC2420_CSN_PIN))
222 #define CC2420_SPI_DISABLE() (CC2420_CSN_PORT(OUT) |= BV(CC2420_CSN_PIN))
223 #define CC2420_SPI_IS_ENABLED() ((CC2420_CSN_PORT(OUT) & BV(CC2420_CSN_PIN)) != BV(CC2420_CSN_PIN))